SMT Equipment

DSPI_FIFO - Serial Peripheral Interface with FIFO - Master/Slave

Company Information:

DCD is a leading IP Core provider and SoC design house. The company was founded in 1999 and since the early beginning is considered as an expert in IP Cores architecture improvements.

Bytom, Poland

Consultant / Service Provider

  • Phone +48 32 282 82 66

See Supplier Website »

Company Postings:

(43) products in the catalog

Category:

Other

Offered by:

Digital Core Design

   

DSPI_FIFO - Serial Peripheral Interface with FIFO - Master/Slave Description:

Overview

The DSPI_FIFO is a fully configurable SPI master/slave device, which allows user to configure polarity and phase of serial clock signal SCK. It allows the microcontroller to communicate with serial peripheral devices. It is also capable of interprocessor communications in a multi-master system. A serial clock line (SCK) synchronizes shifting and sampling of the information on the two independent serial data lines. DSPI_FIFO data are simultaneously transmitted and received. The DSPI_FIFO is a technology independent design that can be implemented in a variety of process technologies. The DSPI_FIFO system is flexible enough to interface directly with numerous standard product peripherals from several manufacturers. The system can be configured as a master or a slave device. Data rates as high as CLK/4. Clock control logic allows a selection of clock polarity and a choice of two fundamentally different clocking protocols to accommodate most available synchronous serial peripheral devices. When the SPI is configured as a master, software selects one of eight different bit rates for the serial clock.
The DSPI_FIFO automatically drive selected by SSCR (Slave Select Control Register) slave select outputs (SS7O – SS0O), and address SPI slave device to exchange serially shifted data. Error-detection logic is included to support interprocessor communications. A writecollision detector indicates when an attempt is made to write data to the serial shift register while a transfer is in progress. A multiple-master mode-fault detector automatically disables DSPI output drivers if more than one SPI devices simultaneously attempts to become bus master.
The DSPI_FIFO supports two DMA modes: single transfer and multi-transfer. These modes allow DSPI_FIFO to inter-face to higher performance DMA units, which can interleave their transfers between CPU cycles or execute multiple byte transfers.
DSPI_FIFO is fully customizable, which means it is delivered in the exact configuration to meet users’ requirements. There is no need to pay extra for not used features and wasted silicon. It includes fully automated testbench with complete set of tests allowing easy package validation at each stage of SoC design flow.
DSPI_FIFO is a technology independent design that can be implemented in a variety of process technologies.


Features


■ SPI Master
■ Master and Multi-master operations
■ Two modes of operation: SPI mode and FIFO mode
■ 8 SPI slave select lines
■ System error detection
■ Mode fault error
■ Write collision error
■ Interrupt generation
■ Supports speeds up 1/4 of system clock
■ Bit rates generated 1/4 - 1/512 of system clock.
■ Four transfer formats supported
■ Simple interface allows easy connection to microcontrollers
■ SPI Slave
■ Slave operation
■ Two modes of operation: SPI mode and FIFO mode
■ System error detection
■ Interrupt generation
■ Supports speeds up 1/4 of system clock
■ Simple interface allows easy connection to microcontrollers
■ Four transfer formats supported
■ Two DMA Modes allows single and multi-transfer
■ In the FIFO mode transmitter and receiver are each buffered with 16/64 byte FIFO's to reduce the number of interrupts pre-sented to the CPU
■ Optional FIFO size extension to 128, 256 or 512 Bytes
■ Fully synthesizable
■ Static synchronous design
■ Positive edge clocking and no internal tri-states
■ Scan test ready


Deliverables


■ Source code:
■ VHDL Source Code or/and
■ VERILOG Source Code or/and
■ Encrypted, or plain text EDIF netlist
■ VHDL & VERILOG test bench environment
■ Active-HDL automatic simulation macros
■ ModelSim automatic simulation macros
■ Tests with reference responses
■ Technical documentation
■ Installation notes
■ HDL core specification
■ Datasheet
■ Synthesis scripts
■ Example application
■ Technical support
■ IP Core implementation support
■ 3 months maintenance
■ Delivery the IP Core updates, minor and major versions changes
■ Delivery the documentation updates
■ Phone & email support


Tech Specs

Type - Soft  

Availability - now

FPGA Technology:

Altera: Stratix II, Stratix GX, Stratix, MAX II, HardCopy, FLEX 10K, Cyclone II, Cyclone, APEX II, APEX 20KE, APEX 20KC,
Xilinx: Virtex-II Pro, Virtex-4 FX, Spartan-3,
Actel: SX-A, RTSX-SU, RTAX-S/SL/DSP, ProASIC3, ProASICPLUS,

DSPI_FIFO - Serial Peripheral Interface with FIFO - Master/Slave was added in Apr 2012

DSPI_FIFO - Serial Peripheral Interface with FIFO - Master/Slave has been viewed 503 times

20 More Products from Digital Core Design :

One stop service for all SMT and PCB needs

IPC Training & Certification - Blackfox