Investigation of Device Damage Due to Electrical Testing
Published: |
December 14, 2012 |
Author: |
Rosa Croughwell and John McNeill, Worcester Polytechnic Institute |
Abstract: |
This paper examines the potential failure mechanisms that can damage modern lowvoltage CMOS devices and their relationship to electrical testing. Failure mechanisms such as electrostatic discharge (ESD), CMOS latch-up, and transistor gate oxide degradation can occur as a result of electrical over-voltage stress (EOS). In this paper, EOS due to electrical testing is examined and an experiment is conducted using pulsed voltage waveforms corresponding to conditions encountered during in-circuit electrical testing. Experimental results indicate a correlation between amplitude and duration of the pulse waveform and device degradation due to one or more of the failure mechanisms.... |
|
|
|
Company Information:
More SMT / PCB assembly technical articles »
- Apr 07, 2026 - Field Trials and Baking Studies of Ultra-Low Asparagine, Genome Edited (CRISPR/Cas9) and Mutant (TILLING) Wheat | SMTnet
- Apr 01, 2026 - Vehicles of change: two exceptional deposits of destroyed chariots or wagons from Late Iron Age Britain | SMTnet
- Mar 17, 2026 - Grey wolf optimization for color quantization | SMTnet
- Mar 17, 2026 - Large SurfaceāRupturing Earthquakes and a >12 kyr, Open Interseismic Interval on the Tintina Fault | SMTnet
- Mar 17, 2026 - Artificial intelligence (AI) applications for marketing: A literature-based study | SMTnet
- Browse Technical Library »
Investigation of Device Damage Due to Electrical Testing article has been viewed 626 times






